# Threedimensional silicon integration

Three-dimensional (3D) silicon integration of active devices with through-silicon vias (TSVs), thinned silicon, and silicon-to-silicon fine-pitch interconnections offers many product benefits. Advantages of these emerging 3D silicon integration technologies can include the following: power efficiency, performance enhancements, significant product miniaturization, cost reduction. and modular design for improved time to market. IBM research activities are aimed at providing design rules, structures, and processes that make 3D technology manufacturable for chips used in actual products on the basis of data from test-vehicle (i.e., prototype) design, fabrication, and characterization demonstrations. Three-dimensional integration can be applied to a wide range of interconnection densities ( $<10/\text{cm}^2$  to  $10^8/\text{cm}^2$ ), requiring new architectures for product optimization and multiple options for fabrication. Demonstration test structures, which are designed, fabricated, and characterized, are used to generate experimental data, establish models and design guidelines, and help define processes for future product consideration. This paper 1) reviews technology integration from a historical perspective, 2) describes industry-wide progress in 3D technology with examples of TSV and silicon-silicon interconnection advancement over the last 10 years, 3) highlights 3D technology from IBM, including demonstration test vehicles used to develop ground rules, collect data, and evaluate reliability, and 4) provides examples of 3D emerging industry product applications that could create marketable systems.

J. U. Knickerbocker
P. S. Andry
B. Dang
R. R. Horton
M. J. Interrante
C. S. Patel
R. J. Polastre
K. Sakuma
R. Sirdeshmukh
E. J. Sprogis
S. M. Sri-Jayantha
A. M. Stephens
A. W. Topol
C. K. Tsang
B. C. Webb

S. L. Wright

#### Introduction

Three-dimensional (3D) die stacks and high-bandwidth silicon packaging technology using emerging through-silicon vias (TSVs), thinned silicon, and fine-pitch siliconsilicon interconnections (SSIs) make use of a wide variety of technology structures, materials, and processes. Universities, consortia, and industry have driven research and early demonstrations for a decade. TSV and SSI interconnection density can scale in excess of six orders of magnitude, making the technology widely applicable from simple to very complex applications. At IBM, new 3D test-vehicle (i.e., prototype) designs followed by build, assembly, and characterization studies continue to provide technologists with an understanding of structure

and process-integration capabilities and limitations. Results from these technology studies provide guidance on 3D design rules, structures, processes, tests, and reliability, which can support the manufacturing of products and provide data that we may use to determine technology directions. Practical technology fabrication and integration approaches need to consider targeted TSV and SSI interconnection density, silicon thickness, and power densities. In addition, decisions with respect to options such as TSV conductor material, SSI integration material, and use of die-on-die, die-on-wafer, or wafer-to-wafer process approaches need to be made with regard to interconnection redundancy, die size, yield, cost, and test methodology.

©Copyright 2008 by International Business Machines Corporation. Copying in printed form for private use is permitted without payment of royalty provided that (1) each reproduction is done without alteration and (2) the Journal reference and IBM copyright notice are included on the first page. The title and abstract, but no other portions, of this paper may be copied by any means or distributed royalty free without further permission by computer-based and other information-service systems. Permission to republish any other portion of this paper must be obtained from the Editor.

0018-8646/08/\$5.00 © 2008 IBM

In 2006 and 2007, interest in 3D technology indicated its growing importance, as observed from industrial press announcements, collaboration through new 3D consortia, growing attendance in technical conferences, increasing patent applications, and increasing technical publications and books. Examples of these press announcements, which include product applications, are presented later in this paper. Perhaps as researchers and industry technologists drive this emerging 3D technology forward into miniaturized products, benefits in power savings, continued system performance scaling (beyond traditional lithographic semiconductor scaling), and lower-cost products can be realized.

In this technical publication, we review advancements in 3D microelectronics, describe the technical progress of 3D microelectronics in universities, consortia, and industries, highlight test structures designed and used at IBM Research, and then describe 3D systems and applications with examples of benefits to products.

#### 3D microelectronics historical evolution

Following the discovery, subsequent understanding, and early manufacture of the transistor from 1947 through the mid-1960s [1-5], Moore predicted a doubling of semiconductor circuit density every 12-18 months [6]. From a die with hundreds of transistors in the 1960s to dies approaching billions (10<sup>9</sup>) of circuits in 2008, on-chip integration has continued to require lithographic advancements for circuit and wire density increases through time and has led to increasing the number of wiring levels on the chip. Over decades of semiconductor scaling, on-chip integration has far out-stripped off-chip 3D integration and growth in I/O interconnections. For off-chip interconnections over the last five decades, I/O interconnections grew from tens of I/O interconnections to about several thousands of I/O interconnections for the most complex die manufactured today. Figure 1(a) shows 3D technology evolution for silicon chips, packages, and printed wiring boards (PWBs), along with the resulting relative I/O interconnection density for silicon 3D circuits, chip stacking, and silicon packaging, as well as for ceramic and organic packaging [7–21]. It is interesting to note that as new package form factors have entered production (such as thin-film sequential buildup technology on organic packages, thin film on ceramic packages, and wire-bonding chip stacks on organic or ceramic packages), these system-integration solutions have had severe interconnection density limitations that are on the order of thousands of interconnections  $(10^3/\text{cm}^2)$ . When compared to on-chip interconnection densities of hundreds of millions of interconnections (10<sup>8</sup>/cm<sup>2</sup>), one can understand why on-chip integration has been sought for system integration wherever possible in order to achieve low-cost products. However, as shown in **Figure 1(b)**, the emerging 3D integration approaches can be implemented with different packaging form factors to combine TSVs, thinned silicon, and SSIs as required to achieve higher interconnection density. For example, high bandwidths may be achieved using 3D chip integration, 3D die stacking, or 3D silicon packaging in which each form factor offers high interconnection density (10<sup>4</sup>/cm<sup>2</sup> to 10<sup>8</sup>/cm<sup>2</sup>). Therefore, tradeoffs between best system form factors will be dependent on factors such as system architecture, manufacturing costs, and test and assembly integration yields.

To further understand the evolutionary progression of various package levels shown in Figure 1(b), we consider the following market analysis. The complex integrated circuit (IC) and system implementations that use highdensity packaging schemes serve as alternatives to the increasingly expensive system-on-a-chip (SoC) designs. Among these high-density semiconductor packaging solutions that leverage the z-axis dimension of the die, the stacked multichip package and the stacked-die system-ina-package (SiP) have been available for several years. Most of the technology development in this area was generated mainly in the telecommunications industry for use in handsets, as a response to the demand for smaller, lighter, less-expensive, more-powerful, and energyefficient ICs. A multichip package holds two or more IC dies in a single package, while an SiP contains combinations of IC dies and active and passive components interconnected to form a complete system or subsystem. More recently, Samsung Electronics announced that it was able to stack 16 NAND flash dies into a single multichip package to support up to 16 GB of flash memory [22].

On the other hand, the package-on-package (PoP) solution has emerged in the mobile phone OEM (original equipment manufacturer) industry as an alternative to SiP, which had presented this industry with various technical challenges (e.g., integration of disparate technologies) and business challenges (e.g., inflexible IC supply choices and integrated product reliability issues) [23]. PoP technology allows the stacking of standard memory and logic packages in the OEM surface-mount assembly flow, electrically interconnecting the packages with solder balls. Another example of the PoP scheme was offered by integrated device manufacturer STMicroelectronics late in 2006 when it introduced the integration of high-density memory (14 × 14 mm, 152 balls, 0.65-mm ball pitch) with a base-band or application processor for use in high-end wireless handsets [24]. In a variation of the PoP approach, known as package-in-package (PiP), two or more DRAM packages are assembled and overmolded (i.e., encapsulated with a polymer), resulting in a single package.



Three-dimensional (3D) microelectronic module history and relative I/O density comparison. (a) Microelectronic industry 3D wiring levels and integration versus time. The *y*-axis represents density in units of I/O interconnections per cm<sup>3</sup>. (b) Relative comparison of I/O densities for 3D silicon, 3D die stacking, and silicon packaging, for both ceramic and organic packaging. (WB: wire bonding; DIP: dual inline package; SLC: surface laminar circuit; MCM: multichip module; SCM: single-chip module; pkg: package; PTH: plated through-hole.)

Looking toward the future, industry and academic researchers are developing wafer-to-wafer and die-towafer stacking techniques for the fabrication of devices that leverage the z-direction but eliminate the need for multiple packages [25]. Additionally, these techniques reduce interconnect delays, form factors, and power consumption while allowing integration of numerous heterogeneous devices. In the wafer-to-wafer approach, circuitry is divided into sections that are built onto separate wafers using standard processing methods. The wafers are then post-processed for through-silicon interconnection, creating the vertical connectors. The wafers are aligned, bonded, thinned, and diced into individual devices. In October 2006, several equipment manufacturers, led by Alcatel, EV Group, Semitool, and XSil, formed a consortium, dubbed EMC-3D, to address the technical and cost issues associated with the creation of TSV interconnect technology for die stacking and wafer-to-wafer attach. In the die-to-wafer variation, a known good die is bonded to a wafer. This approach is preferred in configurations that require three or more dies in a stack. Privately held Ziptronix, Inc., a spin-out business of the Research Triangle Institute, advanced the state of the art in the die-to-wafer methodology when it introduced, late in 2005, a direct bond interconnect technology (a covalent room-temperature bond) that replaces through-die vias, increases electrical connection density, and reduces interconnect delays.

# 3D industry research with TSV, thinned silicon, and silicon–silicon interconnections

As mentioned, demonstrations of emerging technologies making use of TSVs, thinned silicon, and high-density interconnection have been presented over the last 10 years. The 3D technology offers many potential advantages compared to traditional SoC or SiP technologies. For example, the distance between circuits for a 2D-only chip can be significantly reduced by using technologies involving two stacked dies. Use of TSV and fine-pitch interconnections can span six to eight orders of magnitude of chip interconnection density depending on structure [see Figure 1(b)] compared to traditional off-chip interconnection density having a span of about three orders of magnitude. Wafer processing can be simplified within one layer or strata of stacked silicon for a specific function such as processor or memory function instead of adding process steps for heterogeneous function in a 2D structure. The wide range of TSV and SSI densities and integration form factors can offer tradeoff options that may be matched for various product requirements even with heterogeneous chip integration.

This new 3D silicon technology is emerging at a time when Moore's Law for semiconductor chip scaling seems to be slowing or reaching an end [6, 26]. Technical

publications have described research including approaches for 3D ICs and chip stacking in which vertical vias and interconnections permit silicon-on-silicon stacking and high-bandwidth interconnection. From the late 1990s and early 2000s, many researchers studying 3D silicon integration have had technical publications reporting results and research progress from organizations such as the Association of Super-Advanced Electronics Technologies (ASET) Consortia of Japan and the Fraunhofer Institute of Germany. Research investigations have explored a wide variety of structures, processes, and bonding approaches. Researchers recognize the importance of 1) developing fine-pitch vertical interconnections using TSVs, 2) developing thinning technology for silicon and interconnection technology that joins thinned silicon dies into die stacks and that joins dies to silicon packages, and 3) developing wafer-to-wafer bonding technologies. In addition to power delivery and signal interconnections, investigators have also included approaches for thermal cooling and modeling of heat removal from thinned silicon structures and fine-pitch interconnections. Each 3D application will, of course, have its own integration challenges; however, common elements in the technology will generally require an understanding of power requirements for power delivery and cooling, interconnection density requirements, data-rate and bandwidth needs, and assembly methodology that can be influenced by chip and wafer interconnection, die and wafer yield, and test and reliability requirements.

Continuing improvements of interconnect technology is a key focus area and an enabler for the evolution of 3D IC design and packaging. As already indicated, TSV technology is one of the key interconnect solutions enabling a vertical method of electrical connectivity for various 3D IC configurations such as stacked die and wafer-level packaging. In TSV investigations, technical reports have included studies in which researchers sought submicron TSV diameters for compatibility with wafer front-end-of-line (FEOL) and back-end-of-line (BEOL) wafer fabrication or alternatively for silicon-based package solutions. TSV diameters and pitches have ranged from large sizes, such as about  $10-100 \mu m$  via diameter and silicon thickness of about 50–300  $\mu$ m, down to via diameters of less than 1–10  $\mu$ m with corresponding silicon thicknesses ranging from about 50 µm down to about 1 µm silicon thicknesses, corresponding to those used in silicon-on-insulator (SOI) technologies. Reported TSV conductors have included tungsten, copper, composite, paste, doped polysilicon, as well as other electrical conductors. For example, Takahaski et al. [27] gave a TSV technical presentation on 10-μm copper conductors utilizing TSVs for electrical interconnection at a 20- $\mu$ m pitch.

556

Fine-pitch interconnection, also at a 20- $\mu$ m pitch for silicon-on-silicon connections with TSVs, has also been reported by Umemoto et al. [28]. Feil et al. [29] and Hutter et al. [30] have reported fine-pitch interconnection with a variety of bonding and electrical interconnection approaches between silicon die in thinned silicon die, die stacks, or packages using silicon. In these interconnection examples, anisotropic conductive polymers were used to bond 25- $\mu$ m thinned dies with 50- $\mu$ m-pitch AuSn bumps. Technical publications have also reported fine-pitch solder connections to copper as a means either to stack thinned silicon chips to other silicon dies or to join dies to silicon packages [28–31]. An application that leverages TSVs and fine-pitch interconnections with demonstration of functioning memory die stacks has also been presented by Ikeda et al. [32].

The main future challenge for TSV technology relates to its ability to maintain performance parameters, such as signal integrity or heat management, as data rates climb. However, a number of companies have been able to demonstrate efficient TSV electrical interconnect solutions that meet data rates on the order of 10 Gb/s. For example, Banpil Photonics indicated that its solution not only achieves high data rates (10 Gb/s and potentially up to 40 Gb/s) but also reduces power consumption up to 90% when compared to traditional solutions. Commercial availability of TSV technology is not expected prior to 2009 [33].

Other key enabling technologies for the continuing evolution of 3D IC design and packaging include solutions and equipment that support uniform Si thinning and precision alignment for wafer-to-wafer or chip-towafer bonding approaches. In this respect, the Sematech Advanced Technology Division continues to provide a forum through its 3D IC and packaging webcasts and workshops that highlight the state-of-the-art research and technical challenges related to deployment of new 3D interconnect solutions and costs associated with developing new materials, processes, and equipment for 3D integration. It engages key tool developers such as Semitool, Alcatell, or the EV Group in discussions of deliverable wafer processing 3D technology including TSV and SSI patterning, wafer thinning, and 3D alignment [34].

Uniform thinning of wafers, below 50  $\mu$ m and down to the active layer, is a critical challenge. There are four primary methods for wafer thinning: 1) mechanical grinding, 2) chemical-mechanical polishing (CMP), 3) wet etching and atmospheric downstream plasma (ADP), and 4) dry chemical etching (DCE). Mechanical grinding provides the fast removal rate for Si but results in a damage region about 20  $\mu$ m deep and a rough surface typically with a root-mean-square (rms) roughness of 2  $\mu$ m. Therefore, the coarse grinding (with thinning rates

of  $\sim$ 5  $\mu$ m/s) is usually followed by a fine grinding step (thinning rate  $\leq 1 \mu m/s$ ), which removes most of the damage created by the coarse grinding step and reduces the roughness to a few nanometers depending on the wheel combination applied. To further polish the surface and remove a defect band (usually 0.1 µm in width or diameter and  $\sim 1 \mu m$  deep) that remains after fine grinding near the surface, an additional thinning process can be implemented by CMP, dry etching, or wet chemical etching. CMP processing results in very flat surfaces and low total thickness variation (TTV) values; however, the thinning rate reaches values of only a few micrometers per minute and is optimized for sufficiently thick wafers ( $\sim$ 200  $\mu$ m or more, depending on the wafer size). Dry etching, especially using the Ar/CF<sub>4</sub> plasma process of Tru-Si Technologies, Inc., provides a thinning rate of about 20  $\mu$ m/min, resulting in a variation of less than 2% after removing 20  $\mu$ m of material. However, since this process exposes the surface to plasma, an amorphous layer about 0.2  $\mu$ m thick and electrically active defects are created. On the other hand, wet chemical etching is one of the most common thinning techniques, and a typical etching rate for spin etching of silicon is about 10  $\mu$ m/min. The TTV value depends on the etching time, the flow of the etching agent across the wafer surface, wafer rotation speed, and motion of the agent stream over the surface. The roughness of spinetched silicon surfaces is less than 1 nm (rms) and, therefore, almost comparable to CMP processes. However, for the wet etching process, the minority-charge carrier lifetime (MCL)—a key parameter for FOEL applicability of the process—reaches high values compared to CMP processes. These values are also significantly higher than those of dry-etched materials.

Research related to controlled silicon thinning methods continues. This research focuses on manufacturability of this process and includes rapid controlled removal, surface restoration, and provision of temporary mounting techniques to enable further thin-wafer processing. The last solution is particularly critical, as many manufacturing tools, such as existing wafer-handling tools for 200-mm and 300-mm wafers, cannot handle thinned wafers below about 300 µm to 150 µm. Even limitations for thinned dies exist where 50  $\mu$ m is often considered a limit below which the die may break during wire-bonding assembly operations. In most cases, 50  $\mu$ m is regarded as the limit beyond which the wafer tends to often break down during tool operations. Also, at these small thicknesses, the electrical "punch-through" effects from one wafer to another can affect chip performance. Industry technologists believe that wafer thinning is a primary technical challenge for SiP growth, but it critically affects other packaging solutions. Hence, unless resolved, its impact on the ability to demonstrate 3D



Schematic cross-sections for (a) a 3D Si package and (b) 3D die stacking. Oval structures at the bottom of part (a) represent a ball grid array, and the hemispheres at the bottom of part (b) represent C4 solder balls. The light green rectangle at the top of part (b) represents a microprocessor die, and the pink rectangle beneath it represents cache or a memory die. (SSI: silicon–silicon interconnection; TSV: through-silicon via.) (Republished from [35]; ©2008 IEEE.)

technology is expected to be high over the next few years [36].

#### 3D research at IBM

At IBM, research on 3D integration with TSVs, thinned silicon, and fine-pitch silicon-silicon integration has been evolving for more than 10 years, and in the introduction, we briefly mentioned 3D test-vehicle designs and relevant studies. We note that for system integration, technology considerations include 1) design, 2) architecture, 3) design and modeling tools, 4) semiconductor technology, 5) package technology, 6) assembly technology, 7) test technology, 8) power delivery and cooling technology, 9) module form factor, and 10) reliability requirements. As mentioned, for 3D systems, we must consider design redundancy for interconnections, die size, manufacturing yield, cost, and test methodologies for manufacturing and product applications. In the next section, we report examples of test-vehicle designs, fabrication, and characterization at IBM Research with emphasis on diestacking and silicon packaging 3D solutions.



### Figure 3

Examples of TSV cross-sections: (a) 0.14- $\mu$ m-diameter TSV; (b) 2- $\mu$ m-diameter TSV; (c) 70- $\mu$ m annular via; (d) 70- $\mu$ m composite via.

# 3D design and technology demonstration test vehicles

Advancement of 3D technology requires an understanding of the boundaries that affect its use. Thus, at its start, 3D design rules, physical structures, materials, processes, and tools must be explored to understand what may be possible as well as practical to meet targeted product, electrical, mechanical, and thermal objectives for products. Where TSV and SSI interconnection density targets are necessary, experiments need to be conducted to define practical ground rules for 3D technology. Figure 2 shows two representative schematics for 3D silicon integration, including a silicon carrier for highbandwidth integration between dies [part (a)], and die stacking with TSV and SSI interconnections [part (b)]. The wide range of technology elements (numbered 1 through 10 at the end of the previous section) must be considered when developing a 3D technology that goes far beyond existing design rules in use today. At the same time, developing practical design rules for applications needs to take into account materials, structures, processes, and tooling that can lead to a desired low-cost product with high yield. An approach was established to create data from test vehicles as a means to build a design

**Table 1** Assembly and density comparison of silicon interconnection technologies. The term "rework" refers to the process in which a bad part can be replaced. (Adh: adhesive; S/C fab: semiconductor fabrication; redund: redundancy; KGD: known good die.)

| Assembly technology | Bond              | Approximate TSV and SSI pitch (μm) | Approximate I/O per cm <sup>2</sup> | Approximate Si<br>thickness (μm) | Compatible | Yield/options    |
|---------------------|-------------------|------------------------------------|-------------------------------------|----------------------------------|------------|------------------|
| Wafer to wafer      |                   |                                    |                                     |                                  |            |                  |
| SOI/face to back    | Oxide or adhesive | 20.0-0.4                           | $10^5 - 10^8$                       | 4–2                              | S/C fab    | Design/redundant |
| Bulk/face to face   | Cu                | 20.0-5.0                           | $10^5 - 10^6$                       | 20–5                             | S/C fab    | Design/redundant |
| Bulk/face to back   | Cu                | 20.0-10.0                          | $10^5 - 10^6$                       | 20-5                             | S/C fab    | Design/redundant |
| Chip to wafer       |                   |                                    |                                     |                                  |            |                  |
| Bulk/face to face   | Cu or solder      | 200-5                              | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |
| Bulk/face to back   | Cu or solder      | 200-10                             | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |
| Chip to chip        |                   |                                    |                                     |                                  |            |                  |
| Bulk/face to face   | Cu or solder      | 200-5                              | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |
| Bulk/face to back   | Cu or solder      | 200-10                             | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |
| Chip to Si package  |                   |                                    |                                     |                                  |            |                  |
| Bulk/face to face   | Cu or solder      | 200-5                              | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |
| Bulk/face to back   | Cu or solder      | 200-10                             | $10^5 - 10^6$                       | 70–10                            | Assembly   | KGD/rework       |

library, based on characterizations including reliability, that would complement successful structures and processes. Test demonstration vehicles used to develop 3D technology have included design, architecture, wafer fabrication, die-to-die assembly, die-to-wafer assembly, wafer-to-wafer assembly, fine-pitch tests, and characterizations including electrical, mechanical, thermal, and reliability assessments.

Test vehicles were developed for a wide range of studies important for 3D silicon integration. A few examples of test vehicles included 1) TSV test vehicles, 2) signal integrity characterization test vehicles, 3) CMOS-compatible TSV processes with integrated passive components test vehicles, and 4) SSI for assembly and reliability test vehicles.

#### TSV technology

TSVs are a critical enabler for both wafer-to-wafer and die-to-die stacking for which low-inductance, high-bandwidth vertical interconnects are needed in silicon. Applications may require only a few, thousands, or millions of vertical interconnections, a number that is very product dependent and is affected by architecture, desired product specifications, silicon thickness, materials, structures, and processes. Examples of TSV structures fabricated and characterized at IBM include TSVs that have a wide range of sizes, heights, aspect ratios, materials, densities and processes. For example, the range in size includes diameters or x/y sizes from less than 1  $\mu$ m to 90  $\mu$ m. The silicon thickness ranges from

SOI thicknesses of less than 1  $\mu$ m to a full wafer thickness of 730  $\mu$ m, with most studies having been performed with 150- $\mu$ m thicknesses or less. Aspect ratios included evaluations from about 2-to-1 to more than 50-to-1 for thickness-to-diameter ratio or thickness-to-width ratio. Material evaluations have included copper, tungsten, and composite materials. Table 1 provides examples of feature sizes and interconnection densities possible for several process options [21, 26, 37–40]. Figure 3 shows examples of TSV cross-sections with different conductor materials, structures, and diameters from 0.14  $\mu m$  to 70  $\mu m$ . Testvehicle density evaluations have ranged from fewer than 10 TSVs per die to explorations of more than 10<sup>6</sup> TSVs per die. TSV processes studied have included versions of via-first, via-middle, and via-last processing (Figure 4). Via-first and via-middle TSV processing can be utilized by semiconductor and foundry fabricators. Via-middle and via-last processes may be utilized through collaboration between foundry and assembly companies, with each owning a portion of the process, for example, a foundry defining a landing pad and an assembly company creating the TSV conductor to make contact with the pad after wafer thinning from the backside of the wafer. Examples of process flow for TSV fabrication are shown in Figure 4 where vias are etched with deep reactive-ion etching, insulated with thermal oxide, and then filled with liner and conductor. The via is opened after wafer thinning, and the bottom of the wafer is insulated and via contacted with backside metallization.



An example for process flow comparison for via-first, via-middle, and via-last processes. (RIE: reactive-ion etching; BEOL: back end of the line; FEOL: front end of the line; TSV: through-silicon via.)

# 3D electrical characterization test structures for TSV structures

For microelectronics and systems applications, signal integrity and power distribution requirements need to be considered when designing the 3D layouts for proper function at each silicon layer in the die stack and package. Schematic examples of demonstration test vehicles that permit different aspects of electrical characterization are shown in Figure 5. The two examples shown include [Figure 5(a)] a test structure for signal integrity, fine-pitch interconnection, and reliability stress characterization and [Figure 5(b)] a test structure for TSV and SSI interconnection or chip-stacking characterization; a test vehicle with TSV and integrated function is shown in Figure 2(a). Measurements, modeling, and simulation from these and other test vehicles have been crucial, and we reiterate that for 3D structures, signal integrity and power distribution are important considerations. Examples of time domain and frequency domain evaluations have been reported in the literature [21, 41, 42].

Coplanar waveguides were fabricated, characterized, and modeled. Characterization included feature sizes ranging from less than one to several microns for line widths and spaces. Results for each test structure are dependent on ground rules, structures, conductor materials, and process and assembly. In one test vehicle, measured results for TSVs showed an inductance at

 $0.15 \text{ pH/}\mu\text{m}$  thickness and resistance of  $0.2 \text{ m}\Omega/\mu\text{m}$ thickness. Additional 3D signal integrity characterization and modeling has been undertaken through other testvehicle designs, fabrications, and measurements. In these cases, design and characterization studies were conducted to evaluate signal integrity for finer-pitch TSVs and SSIs, for stacked silicon, for low-power interconnection, and to continue to expand a data library from a few microns to tens of microns for TSVs, SSIs, and for lines and spaces. Another test vehicle included coplanar waveguides of up to 75-mm line lengths and the ability to characterize lowpower signal transmissions. Another test vehicle permits characterization of vertical signal integrity through TSVs and SSIs for fine-pitch vertical stacking. Results continue to be added to a reference database. Example results have included demonstration of high-speed transmission from 1 Gb/s to 10 Gb/s. For vertical stacking, the bandwidth between dies is dependent on the number of vertical interconnections and their frequency. For adjacent die-todie interconnections, bandwidth is dependent on the number of connections, the length of connections, and frequency. Measured and simulated chip interconnections demonstrated that 8 Tb/s can be achieved for each wiring layer per centimeter of chip edge. More detailed examples of signal integrity characterization are reported by Patel [42].

Power delivery and cooling also need to be taken into account in 3D structure design. A variety of options may be considered for uniform power distribution across many silicon levels in a 3D structure operating at low voltage. For example, depending on the number of voltages to be supported, voltage levels, and number of layers, options may include localized voltage regulators, voltage transformation or inversion, power decoupling capacitors, power plane segmentation, and size hierarchy of power grids [35, 43]. Test vehicles to further study close-proximity, low-inductance, integrated decoupling capacitors were designed, fabricated, and assembled with trench decoupling capacitors and TSVs, as is schematically shown in Figure 2(a) and physically shown in Figure 6(a) as an expanded and open module and in Figure 6(b) as a cross-section. The test vehicles employed segmented voltage planes to support multiple voltage levels that were tied to corresponding banks of decoupling capacitors. Some test vehicles were targeted for module-level assembly and characterized for performance with and without the 3D-stacked silicon decoupling capacitor. Other test vehicles were used to characterize silicon- and module-level reliability. Results showed that a single level of deep trench decoupling capacitors provided a capacitance of 12–14 microfarads/ cm<sup>2</sup> [35]. Additional test-vehicle designs, fabrication, and characterization are planned.

560



Examples of (a) a signal integrity test vehicle (i.e., a schematic or layout for the chip) for frequency and time domain characterization and (b) a chip-stack characterization test vehicle. A multichip test vehicle with integrated decoupling capacitors is shown in Figure 2(a).

#### SSI technology and module integration

SSI investigations for 3D circuit integration have ranged from studies of SOI structures [20], to thin die stacks using face-to-face or face-to-back structures [38, 39], to silicon stacking [44], and silicon-on-silicon packages [21, 45, 46]. Across these interconnection studies, assessments have included oxide-to-oxide bonding, copper-to-copper interconnection, and solder interconnection for vertical SSI. Table 1 compares the relative attributes and merits of these technologies. Another aspect of SSI that must be considered is the ability to process the structures, test, and assemble them. The approach to best optimize yield and manufacturing can be dependent on the application, design, die size, die and wafer yield, interconnection density, alignment specifications, bonding or assembly yield, and ability to test at various stages of fabrication. Figure 7 compares pros, cons, and other aspects of chip-to-chip assembly, chip-to-wafer bonding, and wafer-to-wafer bonding for solder, copper, and oxide bonding.

Advantages of chip-to-chip processing include the ability to have known good dies for improved die-stack yields. Advantages of die-on-wafer (i.e., chip-to-wafer) processing can include lower costs for wafer-level processing, also using known good dies for assembly. Wafer-to-wafer processing can provide the ultimate solution for manufacturing if die and wafer yields are



# Figure 6

Demonstration test vehicle with TSVs and integrated decoupling capacitors: (a) an expanded and open view of a package, thinned silicon decoupling capacitor, die, and cap prior to assembly; (b) a cross-section of an assembled die stack with integrated Si decoupling capacitor. (TIM: thermal interface material; C4: controlled-collapse chip connection.)

extremely high or a redundancy scheme is utilized to avoid loss of stacked die. The disadvantages of chip-to-chip and chip-to-wafer processing include difficulties and costs associated with handling and bonding individual dies, whereas the difficulty with wafer-to-wafer processing involves an overall lower yield.

Advantages of solder interconnection include high yields for assembly and extension of known technology, industry infrastructure, testing, and rework. Here, the size and interconnection density that can be supported continue to scale to smaller dimensions in industry use as well as with demonstrations at IBM that include diameters of 5–10  $\mu$ m [30, 47, 48]. Disadvantages of solder are the added cost for underbump metallurgy (UBM) or solder and the incompatibility with solder in a wafer process line.

|                    | Chip to chip                         | Chip to wafer                        | Wafer to wafer                            |
|--------------------|--------------------------------------|--------------------------------------|-------------------------------------------|
| Pros               | Flexible, use of KGD                 | Flexible, use of KGD                 | Low cost                                  |
| Cons               | Handling and bonding                 | Handling and bonding                 | Overall yield, chip size                  |
| Wafer thickness    | <4 μm to >150 μm                     | $<4 \mu{\rm m}$ to $>150 \mu{\rm m}$ | <4 μm to >150 μm                          |
| Bonding technology | Solder<br>Metal to metal<br>Adhesive | Solder<br>Metal to metal<br>Adhesive | Solder or metal-oxide bonding<br>Adhesive |
|                    | Chip-to-chip bonding                 | Chip-to-wafer bonding                | Wafer-to-wafer bonding                    |

Silicon–silicon interconnection comparison for chip-to-chip assembly, chip-to-wafer bonding, and wafer-to-wafer bonding with solder, thin-metal, copper–copper, and oxide-to-oxide bonding. (KGD: known good die.) (Adapted with permission from [35]; ©2008 IEEE.)

# 3D electrical characterization test structures for SSI structures

Fine-pitch SSI test vehicles have been designed, fabricated, and characterized (Table 1). For wafer-scale integration of circuits including wafer thinning, alignment and bonding results for the interconnections between silicon levels yielded dimensions of as small as approximately 0.14  $\mu$ m for diameter, 1.6  $\mu$ m for height, and 0.4  $\mu$ m for pitch. Interconnection densities of  $10^8/\text{cm}^2$  were previously reported [38, 40, 49] [Figure 3(a) and Figure 7]. Some wafer test structures have had an interconnection pitch of 20  $\mu$ m. When examined for wafer-scale interconnection, the range in numbers of interconnections for alignment and bonding or integration for pitches from 0.4  $\mu$ m to 20  $\mu$ m could be from 70 billion to 175 million connects between thinned silicon wafer levels.

IBM test-vehicle demonstrations have been used to evaluate chip-to-chip stacking, chip-to-wafer stacking, and silicon packages. Experiments were conducted with copper-to-copper interconnection, solder interconnection or microbumps, and thin-solder and/or intermetallic interconnections [21, 42, 45, 46, 48, 49] (Figure 7). In these test vehicles, interconnection sizes included dimensions of approximately 4- $\mu$ m diameter on 10- $\mu$ m pitch, 10- $\mu$ m diameter on 20- $\mu$ m pitch, 20–25  $\mu$ m on 50- $\mu$ m pitch, 50  $\mu$ m on 100- $\mu$ m pitch, and 100  $\mu$ m on

200-µm pitch. Interconnection height ranged from 2 to 75  $\mu$ m and density from  $10^3/\text{cm}^2$  to  $10^6/\text{cm}^2$ . In these test demonstrations, TSVs in test structures included diameter or width sizes of approximately 2  $\mu$ m, 3–8  $\mu$ m, 25  $\mu$ m,  $50 \mu m$ ,  $70 \mu m$ , and  $90 \mu m$ . Pitches included  $12 \mu m$ ,  $50 \mu m$ , and 200  $\mu$ m. The TSV and/or I/O interconnections included approximately 2,160, 5,000, 10,000, 52,000, and 350,000 per die or test structure with or without built-in redundancy. Figure 8 shows an example of 25-μmdiameter solder microbumps at different magnifications. For example, one solder bump is shown in Figure 8(a), and Figure 8(b) shows a 300-mm wafer with an area array of solder microbumps formed by C4NP (controlledcollapse chip connection new process), which is a low-cost solder injection process that first fills a mold with solder and then transfers this to the wafer. C4NP permits highvolume manufacturing wafer processing at a low cost with precise control of solder composition. See Figures 8(c) and 8(d) for other microbump arrays. At 50-μm pitch, a fully populated 300-mm wafer could have more than 28 million solder microbumps, and scaled to 10- $\mu$ m pitch, a 300-mm wafer could contain more than 700 million interconnections.

**Figures 9(a)** and **9(b)** show examples of a silicon-onsilicon, two-high stack mounted on an organic package using solder interconnections. **Figures 9(c)** and **9(d)** show small-height interconnection joining for six-high thinned



Fine-pitch interconnections including (a) a single  $\sim 25$ - $\mu$ m-diameter microbump, (b) a 300-mm wafer with microbumps at 50- $\mu$ m pitch formed by C4NP (controlled-collapse chip connection new process), having potential for  $\sim 28$  million microbumps, (c) an array of  $\sim 40,000$  microbumps/cm², and (d) an array of  $\sim 192$  microbumps.

silicon-to-silicon die stacks on a silicon wafer [48–50]. Results showed that 100% good assemblies could be fabricated, and the structures were characterized for electrical parametrics, mechanical parametrics, and physical and reliability characteristics.

#### Known good dies and reliability testing

Known good dies can be obtained from pretesting die at the wafer level or from statistical testing. Alternatively, die stacks can be created using redundant interconnections to aid in wafer-stacking or die-stack yields. To demonstrate a test methodology for known good dies with fine-pitch interconnections, test probes were fabricated at a 50-µm pitch, and corresponding microbumps were successfully contacted as previously reported [21].

Reliability testing for fine-pitch interconnections has also continued to be studied through the use of demonstration test vehicles. For example, electrical continuity tests of microbump chains showed that the 20- to 25- $\mu$ m-diameter microbumps had approximately 5–26 m $\Omega$  resistance, depending on the test structure used [46]. Reliability studies for 50- $\mu$ m-pitch solder microbumps produced electromigration results for more than 2,000 hours for 100-mA current at 125°C and 150°C, deep thermal cycle results of more than 25,000 cycles from –55°C to +125°C, temperature-humidity bias of



### Figure 9

Examples of silicon–silicon stacking or "die stacking": (a) A single chip is mounted on thinned 70- $\mu$ m-thick interposer using solder interconnections; (b) a chip and thinned silicon stack are on an organic package; (c) cross-section with through-silicon via and thinned interconnection; (d) thinned, stacked silicon test structures on a wafer.

more than 1,000 hours for 85°C, 85% relative humidity, and 1.5 V, and more than 2,000 hours of hightemperature storage at 150°C [21, 46]. Results indicate that fine-pitch interconnections can be fabricated and meet typical product reliability stress requirements. Data in Figure 10 shows results from microbump electrical and mechanical shear testing as a function of pad size [48]. Further studies of multichip and die-stack test structures with increased interconnection densities between 10<sup>3</sup>/cm<sup>2</sup> and 10<sup>8</sup>/cm<sup>2</sup> for TSVs and SSIs are at various stages of design, build, and characterization and will permit ongoing experiments and data to be investigated, including design rules, process, bonding, and test structure characterization and methodology. These ongoing investigations in wafer-to-wafer processing as well as chip-to-wafer and chip-to-chip interconnection will continue to provide data that will permit interconnection density, materials, structures, and processes to be optimized for manufacturing considerations and applications. Data collected can provide guidance to help meet application reliability objectives for TSVs, SSIs, and a variety of integrated module form factors that permit system miniaturization.

#### 3D systems and applications

New products that incorporate these emerging 3D silicon integration technologies will be used for applications that



Electrical and mechanical interconnection results: (a) silicon-onsilicon electrical contact resistance when joined to various pad sizes; (b) silicon-on-silicon mechanical shear results when joined to various pad sizes.

create business value. Creation of business value or product value may take different forms such as 1) improved system performance, 2) increased power efficiency, 3) lower system cost, 4) improved time to market, or 5) improved product form factors such as through miniaturization. In addition, new products and integrated classes of products may become viable through heterogeneous integration, and such possibilities were not previously possible based on prior technology integration.

For computing applications, 2D system-scaling challenges are increasing with lithographic advancements and with the slowing of Moore's Law [26]. Parallel computing can help support system performance scaling with the use of multicore dies and multithread software solutions. For lithographic features, reductions challenges

include increasing power requirements due to gate leakage and increased use of repeaters as wire sizes decrease. For multicore dies, power savings can be realized through operation at a scaled-back frequency; however, as the number of multicore dies grows, the bandwidth to cache and memory must scale substantially [51]. System challenges and semiconductor scaling limits need not limit system scaling or improved power efficiencies. For example, to complement semiconductor advancements, subsystem scaling using 3D, highperformance die stacks and packages can facilitate system advancements. The subsystem scaling can include 3D integration with high-bandwidth electrical and optical interconnection between large numbers of multiprocessor cores and cache memory [22, 51, 52]. Appropriate architecture and software that can leverage these 3D multicore, multithreaded structures will also be critical to optimize the benefit for system scaling ahead of the potential future post-CMOS technology and quantum computing technology solutions [26, 52]. Another challenge for computing applications is cooling. Similar to prior power-density escalations over a decade ago in semiconductor technology solutions using bipolar transistors, current CMOS transistors are once again creating high power densities that need to be addressed [53]. Three-dimensional technology may provide a means to help reduce power consumption not only with scaledback frequency operation for multicore processors but also through shorter-distance interconnections that require reduced power for signal communications between circuits.

For other product applications, 3D technology potential benefits such as cost, power efficiency, performance, and size are likely to lead to a variety of new product applications. A wide range of integration solutions is possible, such as simple wireless dies with fewer than 10 TSVs and applications such as image sensors with 3D die stacks requiring high-density interconnections between layers. First products are entering production in 2008, including power amplifier dies from IBM for wireless applications [54] and image sensors from Toshiba [55, 56]. Another example of 3D applications is memory chip stacks for which thinned DRAMs have been demonstrated [37, 51, 57]. Wider industry adoption and acceleration of product applications are likely with the adoption of 300-mm tools such as deep silicon reactive-ion etching, thin-wafer handling, and alignment and bond tools. To gain the greatest leverage for more complex products, product architects will need to understand how to leverage the full potential for 3D silicon integration for specific applications. Meanwhile, process engineers will need to develop processes and corresponding design rules that permit high-yield and 3D integration approaches that can support the targeted range of product applications at competitive costs.

Given time to mature, applications for 3D integration will be far reaching. Examples may include portable electronics such as cell phones, portable medical products, and portable sensors. With the reduced power consumption, portable products may benefit from enhanced battery life, reduced size, and increased function. Additional applications may include military, information technology, communications, automotive, and space applications. For computing applications, memory chip stacks for high-bandwidth integration with microprocessors may provide reduced power, system performance scaling, and smaller products. In addition, it is likely that new applications and products will emerge given the advancements in these microelectronics technologies, nanoelectronics technologies, and emerging biotechnologies as well as other emerging nanotechnologies. It seems clear that the industry is just beginning to consider new applications and products that may take advantage of 3D silicon integration.

### **Summary**

Emerging 3D silicon integration technologies using TSVs, thinned silicon, and SSIs have the potential to be used in a broad range of applications. Technology advancements and implementation using 200-mm and 300-mm tools are growing in the industry. IBM continues to drive technology advancements in research through design, fabrication, and characterization of test-vehicle demonstrations. In addition, IBM is supporting customer applications as the technology advances through technology qualifications. Future product applications will rely on new product applications, new architectures, and various approaches for creating business value.

# **Acknowledgments**

This work has been partially supported by the Defense Advanced Research Projects Agency (DARPA) under the Chip-to-Chip Optical Interconnects (C2OI) Program (agreement MDA972-03-3-0004). This work has also been partially supported by DARPA under the PERCS program (agreement NBCH30390004) and Maryland Procurement Office (contract H98230-04-C-0920). We want to acknowledge support from the Materials Research Laboratory at IBM Research as well as the Central Services Organization and collaboration with the IBM System and Technology Group. In addition, the authors thank management for support, including such individuals as T. Chainer, D. Seeger, and T.-C. Chen.

#### References

1. J. Bardeen and W. H. Brattain, "The Transistor, A Semiconductor Triode," *Phys. Rev.* 74, 230–231 (1948).

- 2. W. Shockley, "The Theory of P-N Junctions in Semiconductors and P-N Junction Transistors," *Bell Syst. Tech. J.* **28**, 435–489 (1949).
- W. Shockley, Electrons and Holes in Semiconductors with Applications to Transistor Electronics, Van Nostrand, New York, 1950.
- C. T. Sah, R. N. Noyce, and W. Shockley, "Carrier Generation and Recombination in P-N Junctions and P-N Junction Characteristics," *Proc. IRE* 45, No. 9, 1228–1243 (1957).
- S. M. Sze, Physics of Semiconductor Devices, John Wiley and Sons, Inc., New York, 1981.
- 6. G. E. Moore, "Cramming More Components onto Integrated Circuits," *Electronics* **38**, No. 8, 114–117 (1965).
- R. R. Tummala, E. J. Rymaszewski, and A. J. Klopfenskin, Microelectronics Packaging Handbook, Van Nostrand Reinhold, New York, 1989.
- R. R. Tummala, Fundamentals of Microsystems Packaging, McGraw-Hill, New York, 2001.
- V. L. Gani, M. C. Graf, R. F. Rizzolo, and W. F. Washburn, "IBM Enterprise System/9000 Type 9121 Model 320 Air-Cooled Processor Technology," *IBM J. Res. & Dev.* 35, No. 3, 342–351 (1991).
- A. J. Blodget, "A Multilayer Ceramic Multichip Module," *IEEE Trans. Components Hybrids Manufact. Technol.* 3, No. 4, 634–637 (1980).
- C. W. Koburger III, W. F. Clark, J. W. Adkisson, E. Adler, P. E. Bakeman, A. S. Bergendahl, A. B. Botula, et al., "A Half-Micron CMOS Logic Generation," *IBM J. Res. & Dev.* 39, No. 1/2, 215–227 (1995).
- T. Caulfield, J. A. Benenati, and J. Acocella, "Surface Mount Array Interconnections for High I/O MCM-C to Card Assembly," *Proceedings of the 1993 International Conference* and Exhibition on Multichip Modules, Denver, CO, April 1993, pp. 320–325.
- J. U. Knickerbocker, G. B. Leung, W. R. Miller, S. P. Young, S. A. Sands, and R. F. Indyk, "IBM System/390 Air-Cooled Alumina Thermal Conduction Module," *IBM J. Res. & Dev.* 35, No. 3, 330–341 (1991).
- R. Berridge, R. M. Averill III, A. E. Barish, M. A. Bowen,
   P. J. Camporese, J. DiLullo, P. E. Dudley, et al., "IBM POWER6 Microprocessor Physical Design and Design Methodology," *IBM J. Res. & Dev.* 51, No. 6, 685–714 (2007).
- P. Singh, S. J. Ahladas, W. D. Becker, F. E. Bosco, J. P. Corrado, G. F. Goth, S. Iruvanti, et al., "A Power, Packaging, and Cooling Overview of the IBM eServer z900," *IBM J. Res. & Dev.* 46, No. 6, 711–736 (2002).
- CNET Networks, Inc., "Chips: IBM Delivers World's First Copper Chips," Edge: Work Group Computing Report, September 7, 1998; see http://findarticles.com/p/articles/ mi\_m0WUB/is\_1998\_Sept\_7/ai\_50284945.
- E. D. Perfecto, A. P. Giri, R. R. Shields, H. P. Longworth, J. R. Pennacchia, and M. P. Jeanneret, "Thin-Film Multichip Module Packages for High-End IBM Servers," *IBM J. Res. & Dev.* 42, No. 5, 597–606 (1998).
- Y. Tsukada, S. Tsuchida, and Y. Mashimoto, "Surface Laminar Circuit Packaging," *Proceedings of the IEEE Electronic Components and Technology Conference*, San Diego, CA, 1992, pp. 22–27.
- Y. Orii and T. Nishio, "Ultra-thin POP Technologies Using 50 μm Pitch Flip Chip C4 Interconnections," presented at the Electronic Components and Technology Conference (ECTC), Reno, NV, 2007; see http://www.ectc.net/ADVANCE/2007/ 57ECTC%20Advance%20Program.pdf.
- K. W. Guarini, A. T. Topol, M. Ieong, R. Yu, L. Shi, M. R. Newport, D. J. Frank, et al., "Electrical Integrity of State-of-the-Art 0.13um SOI CMOS Devices and Circuits Transferred for Three-Dimensional (3D) Integrated Circuit (IC) Fabrication," *IEDM Technical Digest*, 2002, pp. 943–945.
- J. U. Knickerbocker, P. S. Andry, L. P. Buchwalter, A. Deutsch, R. R. Horton, K. A. Jenkins, Y. H. Kwark, et al., "Development of Next-Generation System-on-Package (SOP)

- Technology Based on Silicon Carriers with Fine-Pitch Chip Interconnection," *IBM J. Res. & Dev.* **49**, No. 4/5, 725–753 (2005)
- M. Clendenin, "Samsung Wraps Up 16 NAND Die in Multi-Chip Package," EE Times Europe (online), November 1, 2006; see http://www.eetimes.eu/193500880.
- F. Carson and M. Bunyan, "Package-on-Package Trends and Technology," Advanced Packaging Magazine (online), July 1, 2006; see http://ap.pennnet.com/display\_article/260445/36/ ARTCL/none/none/1/Package-on-Package-Trends-and-Technology/.
- STMicroelectronics (September 13, 2006). STMicroelectronics Launches Package-on-Package Memory System Solutions for Mobile Applications. Press release; see <a href="http://www.st.com/stonline/stappl/cms/press/news/year2006/p2045.htm">http://www.st.com/stonline/stappl/cms/press/news/year2006/p2045.htm</a>.
- J. J.-Q. Lu, R. Gutmann, T. Matthias, and P. Lindner, "Aligned Wafer Bonding for 3-D Interconnect," August 1, 2005; see http://www.reed-electronics.com/semiconductor/ article/CA630263.
- T. C. Chen, "Where Si-CMOS Is Going: Trendy Hype vs Real Technology," presented at the IEEE ISSCC, San Francisco, CA, 2006.
- K. Takahaski, Y. Taguchi, M. Tomisaka, H. Yonemara, M. Hoshino, M. Ueno, Y. Egawa, et al., "Process Integration of 3D Chip Stack with Vertical Interconnection," *Proceedings of the 54th Electronic Components and Technology Conference*, June 1–4, 2004, pp. 601–609.
- 28. M. Umemoto, K. Tanida, Y. Nemoto, M. Hoshino, K. Kojima, Y. Shirai, and K. Takahashi, "High Performance Vertical Interconnection for High-Density 3D Chip Stacking Package," *Proceedings of the 54th Electronic Components and Technology Conference*, June 1–4, 2004, pp. 616–623.
- M. Feil, C. Adler, D. Hemmetzberger, M. Konig, and K. Bock, "The Challenge of Ultra Thin Chip Assembly," Proceedings of the 54th Electronic Components and Technology Conference, June 1–4, 2004, pp. 35–40.
- M. Hutter, F. Hohnke, H. Oppermann, M. Klein, and G. Engelmann, "Assembly and Reliability of Flip Chip Solder Joints Using Miniaturized Au/Sn Bumps," *Proceedings of the* 54th Electronic Components and Technology Conference, June 1–4, 2004, pp. 49–57.
- V. Kripeshm, S. Yoon, S. W. Yoon, V. P. Ganesh, N. Khan, M. D. Rotaru, W. Fang, and M. K. Iyer, "Three-Dimensional System-in-Package Using Stacked Silicon Platform Technology," *IEEE Trans. Advanced Packaging* 28, No. 3, 377–386 (2005).
- H. Ikeda, M. Kawano, and T. Mitsuhashi, "Stacked Memory Chip Technology Development," SEMI Technology Symposium (STS) 2005 Proceedings, Session 9, pp. 37–42.
- 33. Frost & Sullivan, "Global Advances in Electronic/Chip Packaging (Technical Insights)," December 31, 2007; see <a href="http://www.frost.com/prod/servlet/report-homepage.pag?Src=RSS&repid=D0C1-01-00-00-00">http://www.frost.com/prod/servlet/report-homepage.pag?Src=RSS&repid=D0C1-01-00-00-00</a>.
- 34. Sematech, Meetings and Conferences; see <a href="http://www.sematech.org">http://www.sematech.org</a>.
- J. U. Knickerbocker, P. S. Andry, B. Dang, R. R. Horton, C. S. Patel, R. J. Polastre, K. Sakuma, et al., "3D Silicon Integration," paper presented at the Electronic Components and Technology Conference (ECTC), May 27–30, 2008.
- Frost & Sullivan, "Analysis of World Markets and Trends for System-in-Package (SiP) Technology," May 4, 2007; see http:// www.frost.com/prod/servlet/report-brochure.pag?id= N00B-01-00-00-00.
- P. Andry, C. Tsang, E. Sprogis, C. Patel, S. Wright, and B. Webb, "A CMOS-Compatible Process for Fabricating Electrical Through-Vias in Silicon," *Proceedings of the Electronic Components and Technology Conference*, May 30–June 2, 2006, pp. 831–837.
- 38. A. W. Topol, D. C. La Tulipe, Jr., L. Shi, D. J. Frank, K. Bernstein, S. E. Steen, A. Kumar, et al., "Three-Dimensional Integrated Circuits," *IBM J. Res. & Dev.* **50**, No. 4/5, 491–506 (2006).

- P. S. Andry, C. K. Tsang, B. C. Webb, E. J. Sprogis, S. L. Wright, B. Dang, and D. G. Manzer, "Fabrication and Characterization of Robust Through-Silicon Vias for Silicon-Carrier Applications," *IBM J. Res. & Dev.* 52, No. 6, 571–581 (2008. this issue).
- S. J. Koester, A. M. Young, R. R. Yu, S. Purushothaman, K.-N. Chen, D. C. La Tulipe, N. Rana, et al., "Wafer-Level 3D Integration Technology," *IBM J. Res. & Dev.* 52, No. 6, 583–597 (2008, this issue).
- C. S. Patel, C. K. Tsang, C. Schuster, F. E. Doany, H. Nyikal, C. W. Baks, R. Budd, et al., "Silicon Carrier with Deep Through-Vias, Fine Pitch Wiring and Through Cavity for Parallel Optical Transceiver," *Proceedings of the 55th Electronic Components and Technology Conference*, 2005, pp. 1318–1324.
- 42. C. S. Patel, "Silicon Carrier for Computer Systems," Proceedings of the 43rd Annual Conference on Design Automation, San Francisco, CA, 2006, pp. 857–862.
- N. James, P. Restle, J. Fridrich, B. Huott, and B. McCredie, "Comparison of Split-Versus Connected-Core Supplies in the POWER6 Microprocessor," Solid-State Circuits Conference, Digest of Technical Papers, San Francisco, CA, 2007, pp. 298–604.
- 44. K. Sakuma, P. S. Andry, B. Dang, J. Maria, C. K. Tsang, C. Patel, S. L. Wright, et al., "3D Chip Stacking Technology with Low-Volume Lead-Free Interconnections," *Proceedings of the 57th Electronic Components and Technology Conference*, 2007, pp. 627–632.
- 45. H. Gan, S. L. Wright, R. Polastre, L. P. Buchwalter, R. Horton, P. S. Andry, C. Patel, et al., "Pb-Free Micro-Joints (50 μm pitch) for the Next Generation Micro-systems: The Fabrication, Assembly and Characterization," *Proceedings of the 56th Electronic Components and Technology Conference*, 2006, pp. 1210–1215.
- S. L. Wright, R. Polastre, H. Gan, L. P. Buchwalter, R. Horton, P. S. Andry, E. Sprogis, et al., "Characterization of Micro-bump C4 Interconnections for Si-Carrier SOP Applications," *Proceedings of the Electronic Components and Technology Conference*, 2006, pp. 633–640.
- 47. Y. Kurita, S. Matsui, N. Takahashi, K. Soejima, M. Komuro, M. Itou, C. Kakegawa, et al., "A 3D Stacked Memory Integrated on a Logic Device Using SMAFTI Technology," Proceedings of the Electronic Components and Technology Conference, Reno, NV, 2007, pp. 821–829.
- 48. B. Dang, S. L. Wright, P. S. Andry, C. K. Tsang, C. Patel, R. Polastre, R. Horton, et al., "Assembly, Characterization, and Reworkability of Pb-Free Ultra-fine Pitch C4s for System-on-Package," *Proceedings of the Electronic Components and Technology Conference*, 2007, pp. 42–48.
- 49. K. Sakuma, P. S. Andry, C. K. Tsang, K. Sueoka, Y. Oyama, C. Patel, B. Dang, et al., "Characterization of Stacked Die Using Die-to-Wafer Integration for High Yield and Throughput," paper presented at the Electronic Components and Technology Conference (ECTC), May 27–30, 2008.
- B. Dang, S. L. Wright, P. S. Andry, E. J. Sprogis, C. K. Tsang, M. J. Interrante, B. C. Webb, et al., "3D Chip Stacking with C4 Technology," *IBM J. Res. & Dev.* 52, No. 6, 599–609 (2008, this issue).
- K. Sakuma, P. S. Andry, C. K. Tsang, S. L. Wright, B. Dang, C. S. Patel, B. C. Webb, et al., "3D Chip-Stacking Technology with Through-Silicon Vias and Low-Volume Lead-Free Interconnections," *IBM J. Res. & Dev.* 52, No. 6, 611–622 (2008, this issue).
- T. Agerwala and M. Gupta, "Systems Research Challenges: A Scale-out Perspective," *IBM J. Res. & Dev.* 50, No. 2/3, 173– 180 (2006).
- 53. P. G. Emma and E. Kursun, "Is 3D Chip Technology the Next Growth Engine for Performance Improvement?" *IBM J. Res. & Dev.* **52**, No. 6, 541–552 (2008, this issue).
- 54. R. R. Schmidt and B. D. Notohardjono, "High-End Server Low-Temperature Cooling," *IBM J. Res & Dev.* 46, No. 6, 739–752 (2002).

- 55. A. J. Joseph, J. D. Gillis, M. Doherty, P. J. Lindgren, R. A. Previti-Kelly, R. M. Malladi, P.-C. Wang, et al., "Through-Silicon Vias Enable Next-Generation SiGe Power Amplifiers for Wireless Communications," *IBM J. Res. & Dev.* 52, No. 6, 635–648 (2008, this issue).
- J. Vardaman, "3-D Through-Silicon Vias Become a Reality," Semiconductor International, June 1, 2007; see http://www. semiconductor.net/article/CA6445435.html.
- K. Takahashi and M. Sekiguchi, "Through Silicon Via and 3-D Wafer/Chip Stacking Technology," *Symposium on VLSI Circuits*, 2006, pp. 89–92.

Received January 8, 2008; accepted for publication January 30, 2008; Internet publication October 24, 2008 John U. Knickerbocker IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (knickerj@us.ibm.com). Dr. Knickerbocker is an IBM Distinguished Engineer. He is Manager of the System-on-Package/3D Integration Group. He holds a Ph.D. degree in engineering from the University of Illinois. He worked in IBM Microelectronics at East Fishkill, New York, from 1983 to 2003 where he held a series of engineering and management positions leading to director of IBM worldwide packaging development. In 2003, he joined the IBM Research Division, where he has led the development of next-generation 3D silicon integration including die stacking and silicon packaging, each with TSVs, thinned silicon, and fine-pitch interconnection. Dr. Knickerbocker has received an IBM Corporate Award, three Division Awards, and 39 Invention Plateau awards. He has authored or coauthored 150 patents or patent applications and more than 40 technical papers and publications. He serves as a member of the Sematech 3D working group. He has been a member of the IEEE and IMAPS, and he is a Fellow of the American Ceramic Society.

Paul S. Andry IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (andry@us.ibm.com). Dr. Andry is a Research Staff Member at the IBM T. J. Watson Research Center. He joined IBM in 1997, working in the Advanced Display Technology Laboratory on a variety of projects including prototypes of the world's highest information content display, as well as the world's first a-Si-driven OLED display. After serving as Technical Assistant to the Vice President of Science and Technology, he returned to technical work in the System-on-Package Group where he has been working on development of key 3D technology elements and applications of silicon-carrier technology. He is a coeditor of the book Thin Film Transistors, author or coauthor of more than 35 professional publications, and holder of more than 30 issued or pending patents. Dr. Andry received his B.Sc. degree (1986) in physics from the University of Waterloo, Ontario, Canada, his M.Sc. degree (1990) in physics from the Université de Sherbrooke, Quebec, Canada, and his Ph.D. degree (1997) in materials science from the University of Vermont, Burlington. He has received two Outstanding Technical Achievement Awards, two Technical Group Awards, one Research Division Award, and eight IBM Invention Plateau Awards.

Bing Dang IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (dangbing@us.ibm.com). Dr. Dang is a Research Staff Member in the System-on-Package/3D Integration Group. He has worked on various research projects including compliant waferlevel packaging, fine-pitch flip-chip, 3D chip-stacking and integration, and thermal management technologies. He received his Ph.D. degree in electrical and computer engineering at Georgia Institute of Technology in 2006. He also holds three M.S. degrees in electrical and computer engineering, materials engineering, and metallurgical physical chemistry. He received his B.S. degree in metallurgical physical chemistry at the University of Science and Technology, Beijing, China, in 1995. He has authored and coauthored more than 40 publications in international conferences and journals in the field of integrated circuit packaging. He has contributed to eight patent applications. Dr. Dang received a Best Invited Paper Award at the IEEE 2007 Custom Integrated Circuits Conference and an Outstanding Paper Award at the IEEE 2007 Electronic Components and Technology Conference. He is a member of the IEEE.

**Raymond R. Horton** *IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights,* 

New York 10598. Mr. Horton is a Staff Engineer. He is a member of the System-on-Package Group and is responsible for bonding, assembly, and testing of interconnections. His work experience includes flat-panel display assembly and test and packaging. He is the coauthor of numerous technical publications and patents. Mr. Horton is the recipient an IBM Outstanding Technical Achievement Award.

Mario J. Interrante IBM Systems and Technology Group, Microelectronics Division, 2070 Route 52, Hopewell Junction, New York 12533. Mr. Interrante has worked in electronic packaging development at IBM for 38 years. He has more than 24 patents in the areas of plating, wire bonding, ball and column grid array, and flip-chip joining and chip rework. He has received three IBM Division Awards and an IBM Portfolio Award. He has authored and coauthored numerous papers in electronic packaging.

**Chirag S. Patel** *IBM Research Division, Thomas J. Watson Research Center.* Dr. Patel is a Research Staff Member in the Science and Technology Department at the T. J. Watson Research Center. He holds B.S., M.S., and Ph.D. degrees, all in electrical engineering, from the Georgia Institute of Technology. In 2001, he joined the IBM Research Division, where he continues to work on the design and characterization of advanced and exploratory systems based on silicon handler technology. He is an author or coauthor of more than 50 technical papers.

Robert J. Polastre IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (polastr@us.ibm.com). Mr. Polastre is an Advisory Engineer working in the System-on-Package Group. He joined the IBM Research Division in 1983. He holds a B.S. degree in electronic technology from LaSalle University. He received two IBM Outstanding Technical Achievement Awards and an IBM Corporate Award for his work on array testing of thin-film transistors. He is the author or coauthor of several papers on automated and thermal testing and is a coinventor of several patents in these areas.

Katsuyuki Sakuma IBM Research Division, IBM Tokyo Research Laboratory, 1623-14 Shimo-tsuruma, Yamato-shi, Kanagawa-ken 242-8502, Japan (sakuma2@jp.ibm.com). Mr. Sakuma is a Research Staff Member in the Electronic and Optical Packaging Group. He holds B.S. and M.S. degrees in mechanical engineering from Tohoku University, Japan. He is currently pursuing his Ph.D. degree in advanced science and engineering from Waseda University, Japan. He joined the IBM Tokyo Research Laboratory in 2000 working on the research and development of a liquid crystal display source driver. Following an assignment in the IBM Research Division, Thomas J. Watson Research Center, New York, he returned to the Tokyo Research Laboratory and is now the leader of 3D chip-stacking research. His research interests include high-density, low-volume solder interconnections, system-on-package, wafer-level packaging, and 3D integration technologies. He is an author or coauthor of more than 22 conference and journal publications and holds seven issued or pending patents. He was an associate editor of the Institute of Electronics, Information and Communication Engineers (IEICE) from 2003 until 2005. He is a member of the IEICE, the Japan Society of Applied Physics, and the Japan Institute of Electronics Packaging.

Ranjani Sirdeshmukh IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (ranjani@us.ibm.com). Ms. Sirdeshmukh is a Microfabrication Engineer with Central Scientific Services at the IBM T. J. Watson Research Center. She received her M.S. degree in electrical and computer engineering from the University of Delaware and joined IBM in 2005. Since then, she has been working on development of microfabrication-based processing for physical science and silicon technology-based research groups in IBM Research. Her research interests include silicon-carrier integration and packaging, emerging lithographic technologies, and MEMS.

Edmund J. Sprogis IBM Systems and Technology Group, 1000 River Street, Essex Junction, Vermont 05452 (u6474@us.ibm.com). Mr. Sprogis holds the B.S.E.E. degree from Worcester Polytechnic Institute and the M.S.E.E. degree from the University of Vermont. He joined IBM in 1978 performing electrical characterization and defect diagnostics in various logic technologies. He then moved into DRAM technology development and worked on advanced cell structures, architectures, and designing novel test vehicles for the characterization of 4-Mb to 1,284-Mb generation DRAM cells. In 1994, he served as lead engineer for several packaging development projects ranging from stacked die packages to silicon cubes. He is currently a Senior Engineer and, since 2002, has been developing and qualifying TSV technology for high-performance 3D applications.

**Sri M. Sri-Jayantha** *IBM Research Division, Thomas J* Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (srij@us.ibm.com). Dr. Sri-Jayantha received a UNESCO team gold medal in 1976 for the best engineering student from the University of Sri Lanka. He completed an M.S. degree in mechanical engineering from Pennsylvania State University in 1979. That same year, he received a Daniel and Florence Guggenheim Foundation Fellowship to Princeton University. In 1982, he received an IBM fellowship, and in 1983, he received his Ph.D. degree in mechanical and aerospace engineering from Princeton University. Dr. Sri-Jayantha joined the IBM T. J. Watson Research Center in 1983 as a Research Staff Member and currently manages a group associated with microelectronic system modeling and simulation. He holds more than 60 U.S. patents and received several Outstanding Technical Achievement and Outstanding Technical Innovation awards. Computer products, specifically mobile disk drives and notebooks, incorporate inventions covered by the patents. As a technical program chair, he organized three international conferences in Japan and Singapore in the late 1990s. He is a member of the Institute of Electrical and Electronics Engineers (IEEE) and has reviewed and published articles in several IEEE transactions. He maintains a wide interest in modeling and simulation of engineering systems ranging from aircraft dynamics to thermomechanical behavior of microelectronic packages.

Antonio M. Stephens IBM Research Division, 11501 Burnet Road, Austin, Texas 78758 (stephent@us.ibm.com). Mr. Stephens is a Market Intelligence Analyst with the IBM Research Division where he provides executives, research staff members, and business development managers with market and industry information, analyses, and recommendations in support of business initiatives and technology research strategies. He focuses on markets and industries related to semiconductors, computing and storage systems, and nanotechnologies. Prior to joining the market intelligence discipline, he enjoyed an extensive engineering career in

IBM server and storage divisions. He holds B.S.E.E. and M.B.A. degrees.

**Anna W. Topol** *IBM Research Division, Thomas J. Watson* Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (atopol@us.ibm.com). Dr. Topol joined IBM in 2001 after receiving her doctoral degree in physics from the University at Albany, State University of New York. She first worked in the IBM Advanced Interconnect Technology Group as a Research Staff Member in the area of layer transfer of back-end-of-line (BEOL) structures. Later, she moved to the Advanced Device Group where she participated in and led a number of semiconductor fabrication technology programs for which in 2004 she has received an IBM Research Outstanding Technical Contribution Achievement Award. She was one of the original developers for IBM 3D methodologies. In February 2006, Dr. Topol joined the IBM Systems and Technology Group Alliance Strategy Group as a Technical Assistant to the CTO office, and in January 2007, she assumed responsibility for managing the patent pipeline operations of the IBM Systems and Technology Group.

Cornelia K. Tsang IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (cktsang@us.ibm.com). Ms. Tsang is a Senior Engineer at the IBM T. J. Watson Research Center. She joined the IBM Research Division in 2001 and has worked since then in the System-on-Package Group on novel process development and integration of silicon-based packages. Her research interests include through-silicon via technology, silicon-carrier integration, 3D integrated circuits, chip stacking, and various types of chipand wafer-level assembly and bonding. She is an author or coauthor of more than 17 professional publications and holder of 16 issued or pending patents. Ms. Tsang received her B.S. and M.S. degrees in materials science and engineering from the Massachusetts Institute of Technology in 2000 and 2001, respectively.

**Bucknell C. Webb** IBM Research Division. Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (bcwebb@us.ibm.com). Dr. Webb is a Research Staff Member working in the System Measurement and Test Group. He received a B.A. degree in physics from Harvard University and a Ph.D. degree in physics from Cornell University for studies on the far-infrared reflectivity of valence-fluctuating compounds, primarily CePd<sub>3</sub>. He joined IBM in 1988, working initially with optical imaging and the high-frequency (100-MHz) magnetic response of magnetic thin films such as in disk drive recording heads. In 1992, he and his group began work on what would become the self-servo-writing process used to create the servo data on disk drives. In 2002, Dr. Webb shifted to working on thermal and thermomechanical problems in microelectronics, with a focus on technology and applications of silicon interposers. He is an author of more than 24 scientific papers and 33 U.S. patents.

Steven L. Wright IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, New York 10598 (wrights@us.ibm.com). Dr. Wright is a Research Staff Member in the System-on-Package Group within the Electronic and Optical Packaging department. He received B.S. and M.S. degrees in electrical engineering from the University of Colorado in 1975 and 1978, working in the area of liquid-phase epitaxial growth of III–V compound semiconductor heterojunctions. He received a Ph.D. degree in electrical engineering from the

University of California, Santa Barbara in 1982. His doctorate work involved the first successful growth of GaP on Si by molecular beam epitaxy, as well as fabrication of a heterojunction bipolar transistor with a wide bandgap emitter. Since the start of his career at IBM in 1982, he has worked in the areas of materials science and device physics of III–V compound semiconductor heterojunctions, liquid-crystal amorphous Si flat panel display technology, development and marketing of high-resolution visualization technology, and silicon-carrier packaging technology. He is currently focusing on test and reliability issues for silicon-carrier technology. Dr. Wright has received six IBM Invention Achievement Awards and three Research Division Awards, and he has contributed to more than 150 publications.